INVESTIGADORES
CASTIÑEIRA MOREIRA Jorge
artículos
Título:
FPGA IMPLEMENTATIONS OF LOW COMPLEXITY SOFT-INPUT SOFT-OUTPUT LDPC DECODERS
Autor/es:
ARNONE, J. L.; FARRELL, P. G.; CASTIÑEIRA MOREIRA, J.
Revista:
IET COMMUNICATIONS
Editorial:
INST ENGINEERING TECHNOLOGY-IET
Referencias:
Año: 2012 vol. 6 p. 1670 - 1675
ISSN:
1751-8628
Resumen:
Low-density parity-check (LDPC) codes are very efficient error control codes that are being considered for use in many next-generation communication systems. In this study low complexity soft-input, soft-output (SISO) field programmable gate arrays (FPGA) implementations of a novel logarithmic sum-product (LogSP) iterative LDPC decoder and a recently proposed simplified soft Euclidean distance (SSD) iterative LDPC decoder are presented, and their complexities and performance are compared. These implementations operate over any choice of parity check matrix (including those randomly generated, structurally generated and either systematic or non-systematic) and can be parametrically adapted for any code rate. The proposed implementations are both of very low complexity, because they operate using only sums, subtractions, comparisons and look-up tables, which makes them particularly suitable for FPGA realisation. The SSD decoder has a lower implementation complexity than the LogSP LDPC decoder and it also offers the advantage of not requiring knowledge of the channel signal-to-noise ratio, unlike most other LDPC decoders.